## EE 5323 Homework #1: Ring Oscillator Schematic Design

**Date:** 15/09/2023

Submitted By: Neha Sanjay Sawant

Email ID: sawan050@umn.edu

#### **Setting Up Cadence**

- •Created a working directory in home folder (/home/class/sawan050) using mkdir command: mkdir asap7\_rundir
- •Going to the working directory: cd ~/asap7\_rundir
- •Setting the environment variable PDK\_DIR using the following command, so that it points to the ASAP 7nm PDK directory: setenv PDK\_DIR /home/class/ee5323ta/ASAP7\_PDKandLIB\_v1p6/asap7PDK\_r1p6
- •Sourcing the PDK configuration file to copy all necessary files in the run directory to copy all necessary files to the working directory source \$PDK\_DIR/cdslib/setup/config\_asap7.csh
- •Running Cadence virtuoso using source setup.csh

#### **Creating Library as ring\_lib**

- From the virtuoso CIW box, File -> New -> Library -> ring\_lib
- Selecting the "Attach to an existing technology library" option, click OK.
- Now, in the pop-up window, selecting asap7\_TechLib library and click OK.
   Created library "ring\_lib" as "/home/class/sawan050/asap7\_rundir/ring\_lib"
- Create a new cell From the Virtuoso CIW, File
   New -> Cellview -> with cell name inverter4



Fig 1: Creating Library ring\_lib and cell name as inverter4

#### Creating Inverter4 Schematic in ring\_lib

- Using asap7\_TechLib library to browser for nmos\_rvt and pmos\_rvt, symbol view.
- $\circ$  No of fin = 3
- $\circ$  Fin width = 27nm.
- $\circ$  Length = 20nm
- Transistor width = 81nm
- And respective pins and wires to complete the circuit
- Here A is input pin, Y is output pin, VDD
   ,VSS are power and ground respectively
- Output is taken from drain terminal of mosfets.



Fig 2: Creating schematic in Library ring\_lib for inverter4

#### Setting up ADL, Creating Netlist, Waveforms in Cosmoscope

- Setting up Simulator and the environment in ADL to Hspice.
- •Creating netlist for inverter4 to run in cosmoscope.
- •The image shows output Y is in the inverted form from input signal A.



Fig 3: Creating waveforms in cosmoscope for inverter4

#### Creating a new symbol

- Saving the schematic before creating its symbol: File->Check and Save
- Create->Cellview->From Cellview, click OK.
- From View Name should be schematic and To View Name should be symbol.
- Tool /Data Type should be set to schematicSymbol. Click on OK.
- This symbol of inverter4 to be used in creating schematic of ring oscillator



Fig 4: Creating symbol in Library ring lib for inverter4

## Creating cell name ring\_osc for 99 stage ring oscillator schematic



Fig 5: Creating in Library ring\_lib, cell name as ring\_osc

# Using the inverter4 symbol created earlier in ring\_lib to use in ring\_osc schematic



Fig 6: Creating in Library ring lib schematic for 99 stage ring oscillator

#### **Setting ADL for ring oscillator**



ADE E 127 - Frog Distriction Specials Special Collects (See Collect See See Collects) See Collect See See Collects (See Collects) See Collects (See Collects) See Collects (See Collects) See Collects) See Collects (See Collects) See Collects (See Collects) See Collects) See Collects (See Collects) See Collects (See Collects) See Collects) See Collects (See Collects) See Collects (See Collects) See Collects

Fig 7: Setting up simulation folder in ADL

Fig 8: Setting up environment in ADL for simulation

#### **Creating Netlist for Ring Oscillator**



Fig 9: Creating netlist for 99-stage ring oscillator

## Netlist generated for ring oscillator as input.ckt file in default simulation folder



Fig 10: Netlist for ring oscillator before editing

Fig 11: Netlist for ring oscillator before editing

#### Log File showcasing Netlist Created successfully



Fig 12: Cadence Log denoting Netlist for ring oscillator created successfully

# Netlist generated for ring oscillator as input.ckt file in default simulation folder copying to project directory simulation folder and renaming it as ring\_osc.sp



Fig 13: Netlist for ring oscillator and renaming it

## Removing the temperature code and x from the gates from netlist file



Fig 14: Netlist for ring oscillator before editing

Fig 15: Netlist for ring oscillator after editing

#### Creating run\_ringosc.sp file to run over hspice for analysis



Fig 16: Run simulation file for ring oscillator

Fig 17: Run simulation file for ring oscillator manipulating it

## Process corner = SS (slow), VDD = 0.63V (-10% VDD), Temperature = 110°C,



Fig 18: Process corner = SS (slow), VDD = 0.63V (-10% VDD), Temperature =  $110^{\circ}C$ 

Fig 19: freq = 1.266 GHz, Power = -8.3472e-5 W

#### Process corner = FF (fast), VDD = 0.77V (+10% VDD), $Temperature = -40^{\circ}C$



Fig 20: Process corner = FF (fast), VDD = 0.77V (+10% VDD),  $Temperature = -40^{\circ}C$ 

 $Fig\ 21: freq = 2.4164GHz$ ,  $Power = -3.1216e-4\ W$ 

## Process corner = TT (typical, i.e. nominal), VDD = 0.7V (-10% VDD), Temperature = 25°C (nominal),



Fig 22: Process corner = TT (typical, i.e. nominal), VDD = 0.7V (-10% VDD), Temperature = <math>25°C (nominal),

 $Fig\ 23: freq = 1.803\ GHz$ ,  $Power = -1.6439e-4\ W$ 

#### **VDD**= 0.7, Process corner = tt, Temperature = 110



Fig 24: VDD = 0.7,  $Process\ corner = tt$ , Temperature = 110

 $Fig\ 25: freq = 1.6945\ GHz$ ,  $Power = -1.57282e-4\ W$ 

#### Process corner = Tt, VDD = 0.7, Temperature = -40



Fig 26: Process corner = Tt, VDD = 0.7, Temperature = -40

#### Process corner = Tt, VDD = 0.63, Temperature = 25



Fig 28:  $Process\ corner = Tt,\ VDD = 0.63,\ Temperature = 25$ 

 $Fig\ 29: freq = 1.539\ GHz$ ,  $Power = -1.1081e-4\ W$ 

#### Process corner = Tt, VDD = 0.77, Temperature = 25



Fig 30:  $Process\ corner = Tt,\ VDD = 0.77,\ Temperature = 25$ 

```
File Edit View Search Terminal Help

** run inverter file

****** transient analysis tnom= 25.000 temp= 25.000 ******

period= 4.9578e-10 targ= 1.4877e-09 trig= 9.9193e-10

frequency= 2.0170e+09

iavg=-2.9609e-04 from= 0.0000e+00 to= 1.0000e-08

power=-2.2799e-04

****** job concluded

******

** run inverter file

*******

** job statistics summary tnom= 25.000 temp= 25.000 ******
```

 $Fig\ 31: freq = 2.017\ GHz$ ,  $Power = -2.2799e-4\ W$ 

#### Process corner = Ss, VDD = 0.7, Temperature = 25



 $Fig\ 32: Process\ corner = Ss,\ VDD = 0.7,\ Temperature = 25$ 

 $Fig\ 33: freq = 1.5672\ GHz$ ,  $Power = -1.2795e-4\ W$ 

#### Process corner = Ff, VDD = 0.7, Temperature = 25



```
***** Machine Information *****
```

\*\*\*\*\*\* transient analysis tnom= 25.000 temp= 25.000 \*\*\*\*\*\*
period= 4.9215e-10 targ= 1.4762e-09 trig= 9.8402e-10

\*\*\*\*\* job statistics summary tnom= 25.000 temp= 25.000 \*\*\*\*\*\*

to= 1.0000e-08

File Edit View Search Terminal Help

iavg=-3.0136e-04 from= 0.0000e+00

\*\*\*\*\* job concluded

\*\* run inverter file

frequency= 2.0319e+09

\*\* run inverter file

power=-2.1095e-04

\*\*\*\*\*

Fig 34:  $Process\ corner = Ff,\ VDD = 0.7,\ Temperature = 25$ 

Fig 35: freq = 2.0319 GHz, Power = -2.1095e-5 W

### **Analysis**

| Process<br>Corner | Voltage | Temperature | Frequency and Power                                 |
|-------------------|---------|-------------|-----------------------------------------------------|
| ff                | .7      | 25          | $freq = 2.0319 \; GHz$ , $Power = -2.1095e-5 \; W$  |
| SS                | .7      | 25          | $freq = 1.5672 \; GHz$ , $Power = -1.2795e-4 \; W$  |
| tt                | .77     | 25          | freq = 2.017  GHz, $Power = -2.2799e-4  W$          |
| tt                | .63     | 25          | $freq = 1.539 \; GHz$ , $Power = -1.1081e-4 \; W$   |
| tt                | .7      | -40         | freq = 1.9348GHz, $Power = -1.7584e-4 W$            |
| tt                | .7      | 110         | $freq = 1.6945 \; GHz$ , $Power = -1.57282e-4 \; W$ |
| tt.               | .7      | 25          | $freq = 1.803 \; GHz$ , $Power = -1.6439e-4 \; W$   |
| ff                | .77     | -40         | freq = 2.4164GHz, $Power = -3.1216e-4 W$            |
| SS                | .63     | 110         | $freq = 1.266 \ GHz$ , $Power = -8.3472e-5 \ W$     |

#### Conclusion

The frequency and power characteristics of such an oscillator can vary at different process corners due to the following reasons:

- **1.Supply Voltage Variation:** At different process corners, the supply voltage can vary. In the low voltage corner (LL), the supply voltage is lower, which can result in slower operation and lower power consumption. In the high voltage corner (HH), the supply voltage is higher, which can lead to faster operation and higher power consumption.
- **2.Temperature Variation:** Process corners also consider variations in temperature. Higher temperatures can lead to increased resistance and slower transistor operation, affecting the frequency and power consumption of the oscillator.
- The schematic corresponding to the INVx4\_ASAP7\_75t\_R layout was successfully drawn in Virtuoso. This layout was used as a fundamental building block for the subsequent ring oscillator design.
- •Ring Oscillator Design: A 99-stage ring oscillator was designed in Virtuoso using the inverter symbol
- This assignment allowed for practical experience in designing and analyzing digital circuits, considering the impact of variations in process, voltage, and temperature on circuit performance.